International Journal of Science and Research (IJSR)

International Journal of Science and Research (IJSR)
Call for Papers | Fully Refereed | Open Access | Double Blind Peer Reviewed

ISSN: 2319-7064


Downloads: 113

Research Paper | Electronics & Communication Engineering | India | Volume 5 Issue 5, May 2016


Razor Based Low-Power Multiplier with Variable Latency Design

Sagar Latti | T C Thanuja [2]


Abstract: Digital multipliers are the most critical part of the digital systems. The overall performance of the Digital system depends on the speed of the multipliers. Due to Aging effects like negative bias temperature instability in pMOS transistor when it is under negative bias, increases the threshold voltage of the transistor hence the speed of the multiplier reduces, a similar positive bias temperature instability effect occurs in nMOS transistor, when it is under positive bias. Hence it is required to design a reliable low power high performance multiplier. In this paper we propose a Razor based low power multiplier with variable latency design. In this multiplier the performance degradation due to the aging effect can be minimized using Adaptive Hold Logic. This logic is applied to column and row bypassing multipliers.


Keywords: Hold Logic, Column bypassing multiplier, Razor flip-flop, Row bypassing multiplier, Variable latency design


Edition: Volume 5 Issue 5, May 2016,


Pages: 1346 - 1349


How to Download this Article?

You Need to Register Your Email Address Before You Can Download the Article PDF


How to Cite this Article?

Sagar Latti, T C Thanuja, "Razor Based Low-Power Multiplier with Variable Latency Design", International Journal of Science and Research (IJSR), Volume 5 Issue 5, May 2016, pp. 1346-1349, https://www.ijsr.net/get_abstract.php?paper_id=NOV163600

Similar Articles with Keyword 'Hold Logic'

Downloads: 114

Case Studies, Electronics & Communication Engineering, India, Volume 4 Issue 2, February 2015

Pages: 1779 - 1783

Low Power Variable Latency Multiplier With AH Logic

Roobitha Nujum | Jini Cheriyan [3]

Share this Article

Downloads: 121

Research Paper, Electronics & Communication Engineering, India, Volume 4 Issue 5, May 2015

Pages: 770 - 773

Design of Bi-directional Switching Circuit to Generate Odd Parity Bits for Decimal Numbers Expressed in BCD Code Using Single Electron Device Based Threshold Logic Gates

Dr. Jayanta Gope | Krishnendu Saha

Share this Article
Top