International Journal of Science and Research (IJSR)

International Journal of Science and Research (IJSR)
Call for Papers | Fully Refereed | Open Access | Double Blind Peer Reviewed

ISSN: 2319-7064


Downloads: 130 | Weekly Hits: ⮙2 | Monthly Hits: ⮙2

Research Paper | Electronics & Communication Engineering | India | Volume 6 Issue 4, April 2017


Design and Performance Evaluation of DRAM Memory Array on Different Technologies

Neha Singla | Veena [123]


Abstract: 1T1C DRAM cell has been simulated using Tanner EDA tool over 180nm technology and array of 2*2 DRAM, 4*4 DRAM has also been simulated over 180nm. H-spice tool is also used to simulate 1KB DRAM memory over 22nm technology using two capacitors to reduce the leakage as well as 1T1C DRAM cell. Power consumption and delay are the important parameters to design any circuits. Hence, they are also computed with the retention time. Timing parameters such as row address to column address delay, row pre-charge time, latency time have also computed.


Keywords: 1T1C DRAM, Delay, Semiconductor memory, Nanometer technologies, Power Consumption, Retention time, Sense Amplifier


Edition: Volume 6 Issue 4, April 2017,


Pages: 1301 - 1305


How to Download this Article?

You Need to Register Your Email Address Before You Can Download the Article PDF


How to Cite this Article?

Neha Singla, Veena, "Design and Performance Evaluation of DRAM Memory Array on Different Technologies", International Journal of Science and Research (IJSR), Volume 6 Issue 4, April 2017, pp. 1301-1305, https://www.ijsr.net/get_abstract.php?paper_id=13041705

Similar Articles with Keyword 'Delay'

Downloads: 1

Research Paper, Electronics & Communication Engineering, India, Volume 10 Issue 7, July 2021

Pages: 1498 - 1500

Design of Efficient Braun Multiplier for Arithmetic Applications

Telagamalla Gopi [4]

Share this Article

Downloads: 2 | Weekly Hits: ⮙1 | Monthly Hits: ⮙1

Student Project, Electronics & Communication Engineering, India, Volume 10 Issue 9, September 2021

Pages: 122 - 125

Design of 256 x 256 bit Vedic Multiplier

Aishwarya K M | Dr. Kiran V [4]

Share this Article
Top