International Journal of Science and Research (IJSR)

International Journal of Science and Research (IJSR)
Call for Papers | Fully Refereed | Open Access | Double Blind Peer Reviewed

ISSN: 2319-7064


Downloads: 117

M.Tech / M.E / PhD Thesis | Electronics & Communication Engineering | India | Volume 4 Issue 6, June 2015


Systematic Approach of Low Power Truncation-Error-Tolerant (TET) Adder

Khiali Pooja Sen | Vishal G. Puranik


Abstract: In modern VLSI technology, the presence of all kinds of errors has become unavoidable. By adopting a rising concept in VLSI design and testing, error tolerance (ET), an error-tolerant-adder (ETA) is implemented. The ETA is able to ease the strict restriction on accuracy, and at the same time attain enormous improvements in both the power consumption and speed execution. We can compare it to its ceremonious counterparts, the implemented ETA is able to achieve more than 65 % improvement in the Power-Delay-Product (PDP). There is one advantage of the implemented ETA is that it can tolerate certain amount of errors. This paper compares the performance of the ETA in terms of accuracy, delay and power consumption with that of conventional adders.


Keywords: VLSI, ET, ETA, PDP


Edition: Volume 4 Issue 6, June 2015,


Pages: 1713 - 1716


How to Download this Article?

You Need to Register Your Email Address Before You Can Download the Article PDF


How to Cite this Article?

Khiali Pooja Sen, Vishal G. Puranik, "Systematic Approach of Low Power Truncation-Error-Tolerant (TET) Adder", International Journal of Science and Research (IJSR), Volume 4 Issue 6, June 2015, pp. 1713-1716, https://www.ijsr.net/get_abstract.php?paper_id=SUB155708

Similar Articles with Keyword 'VLSI'

Downloads: 1 | Weekly Hits: ⮙1 | Monthly Hits: ⮙1

Research Paper, Electronics & Communication Engineering, India, Volume 12 Issue 10, October 2023

Pages: 1195 - 1198

Streamlining VLSI Physical Design Engineering with SART: An Automated Tool for Data Extraction and Report Generation

Mamidi Vidhyasagar

Share this Article

Downloads: 2 | Weekly Hits: ⮙1 | Monthly Hits: ⮙1

Student Project, Electronics & Communication Engineering, India, Volume 10 Issue 9, September 2021

Pages: 122 - 125

Design of 256 x 256 bit Vedic Multiplier

Aishwarya K M | Dr. Kiran V [4]

Share this Article
Top