International Journal of Science and Research (IJSR)

International Journal of Science and Research (IJSR)
Call for Papers | Fully Refereed | Open Access | Double Blind Peer Reviewed

ISSN: 2319-7064


Downloads: 105

M.Tech / M.E / PhD Thesis | Electronics & Communication Engineering | India | Volume 3 Issue 11, November 2014


High Speed Advanced Encryption Standard Using Pipelining

Mradul Upadhyay | Utsav Malviya


Abstract: In this paper we have proposed high throughput by swapping the AES algorithm internal stages in this proposed work shift row is operated before sub bytes (substitution bytes). In this proposed operation the AES encryption operation will not effect, with this process is streamlines the processes a 4 block of data rather then 16 block. The advantage of this is we can save area. This process repeats for 10 cycles and with the help of this we can encrypt 128 bits data with higher throughput. We have evaluated this performance of higher throughput and hardware area in Xilinxs 12.2 vertex 4 XC4VFX140-11FF1517.


Keywords: Advanced Encryption Standard AES, Register Transfer Logic RTL, Very High Speed Integrated Circuit Hardware Description Language VHDL, Galois field GF, Byte Substitution Sub Byte


Edition: Volume 3 Issue 11, November 2014,


Pages: 779 - 782


How to Download this Article?

You Need to Register Your Email Address Before You Can Download the Article PDF


How to Cite this Article?

Mradul Upadhyay, Utsav Malviya, "High Speed Advanced Encryption Standard Using Pipelining", International Journal of Science and Research (IJSR), Volume 3 Issue 11, November 2014, pp. 779-782, https://www.ijsr.net/get_abstract.php?paper_id=OCT14915

Similar Articles with Keyword 'Advanced Encryption Standard AES'

Downloads: 101

M.Tech / M.E / PhD Thesis, Electronics & Communication Engineering, India, Volume 4 Issue 11, November 2015

Pages: 1865 - 1868

DPA Resistant AES Using a True Random Based LFSR Technique

Reenu Tomy | Vinoj P.G. [2]

Share this Article

Downloads: 110

M.Tech / M.E / PhD Thesis, Electronics & Communication Engineering, India, Volume 3 Issue 11, November 2014

Pages: 2600 - 2606

Design and Implementation of Galios Field Based AES-256 Algorithm for Optimized Cryptosystem

Veerendra Babu Dara | P. Sankara Rao

Share this Article
Top