International Journal of Science and Research (IJSR)

International Journal of Science and Research (IJSR)
Call for Papers | Fully Refereed | Open Access | Double Blind Peer Reviewed

ISSN: 2319-7064


Downloads: 114

Review Papers | Electronics & Communication Engineering | India | Volume 4 Issue 7, July 2015


A Clock Gating Technique Using Auto Gated Flip Flop for Look Ahead Clock Gating

Mayuri B. Junghare | Aparna S. Shinde


Abstract: The look ahead clock gating based on auto gated flip flops method combines the previously three methods. Several techniques to reduce the power have been developed of which clock gating is predominant. This look ahead clock gating computes the clock enabling signals of each flip flop one cycle ahead of time, based on the present cycle data of those flip flops on which it depends. It avoids the tight timing constraints of auto gated and data driven by allotting a full clock cycle for the computation of the enabling signals and their propogation. A look ahead clock gating model is presented which is based on the auto gated flip flop. The comparison between the look ahead, data driven clock gating is done. The result shows the look ahead consumes 16nw while the data driven consumes 24nw power which is greater than the proposed look ahead clock gating. This clock gating is very useful for reducing the power consumed by digital systems. Power consumption plays an important role in any integrated circuit and is listed as one of the top three challenges in international technology roadmap for semiconductor.


Keywords: Clock gating, Power reduction, look ahead


Edition: Volume 4 Issue 7, July 2015,


Pages: 1525 - 1530


How to Download this Article?

You Need to Register Your Email Address Before You Can Download the Article PDF


How to Cite this Article?

Mayuri B. Junghare, Aparna S. Shinde, "A Clock Gating Technique Using Auto Gated Flip Flop for Look Ahead Clock Gating", International Journal of Science and Research (IJSR), Volume 4 Issue 7, July 2015, pp. 1525-1530, https://www.ijsr.net/get_abstract.php?paper_id=SUB156700

Similar Articles with Keyword 'Clock gating'

Downloads: 111

Research Paper, Electronics & Communication Engineering, India, Volume 4 Issue 1, January 2015

Pages: 2723 - 2728

An Efficient Design for Reduction of Power Dissipation in Johnson Counter using Clock Gating

Bhima Venkata Sujatha | V. T. Venkateswarlu

Share this Article

Downloads: 118

M.Tech / M.E / PhD Thesis, Electronics & Communication Engineering, India, Volume 3 Issue 8, August 2014

Pages: 757 - 759

Inculcation of Simultaneous Clock Gating and Power Gating in Sequential Design

Vivek Dadheech | Ghanshyam Jangid [6]

Share this Article
Top