Downloads: 107
India | Electronics Communication Engineering | Volume 4 Issue 5, May 2015 | Pages: 2990 - 2992
Asymmetric SRAM Memory Cell for Power Reduction
Abstract: The main objective of this paper is to present the reasons for the preference of asymmetric SRAM cell over symmetric SRAM for cache memory applications. Since memory is main and consists a large part of systems, nearly fifty percent, reducing the power and delay in memories have become a hot burning issue. Almost half of the total CPU (central processing unit) dissipation is due to memory operations. SRAM memory is an essential building block for all processors and VLSI systems. Ideally, a SRAM cell should be fast and should dissipate low leakage power. Traditional SRAM cells are symmetrically composed of transistors with identical leakage and threshold characteristics, whereas asymmetric SRAM cell designs offer low leakage with little or no impact on latency.
Keywords: SRAM, Low-leakage, Low-power, Dual-Vt
How to Cite?: Elizebeth Mohan, Sarabdeep Singh, "Asymmetric SRAM Memory Cell for Power Reduction", Volume 4 Issue 5, May 2015, International Journal of Science and Research (IJSR), Pages: 2990-2992, https://www.ijsr.net/getabstract.php?paperid=SUB155015, DOI: https://dx.doi.org/10.21275/SUB155015