International Journal of Science and Research (IJSR)

International Journal of Science and Research (IJSR)
Call for Papers | Fully Refereed | Open Access | Double Blind Peer Reviewed

ISSN: 2319-7064


Downloads: 135

Research Paper | Electronics & Communication Engineering | India | Volume 5 Issue 4, April 2016


A New Parallel VLSI Architecture in Real Time by using Microcontroller

K. V. Vinetha | S. Thirumala Devi


Abstract: In this paper, we proposed a new architecture of multiplier-and-accumulator (MAC) for high-speed arithmetic. By combining multiplication with accumulation and devising a hybrid type of carry save adder (CSA), the performance was improved. Since the accumulator that has the largest delay in MAC was merged into CSA, the overall performance was elevated. The proposed CSA tree uses 1s-complement-based radix-2 modified Booths algorithm (MBA) and has the modified array for the sign extension in order to increase the bit density of the operands. The CSA propagates the carries to the least significant bits of the partial products and generates the least significant bits in advance to decrease the number of the input bits of the final adder. Also, the proposed MAC accumulates the intermediate results in the type of sum and carry bits instead of the output of the final adder, which made it possible to optimize the pipeline scheme to improve the performance. The proposed architecture was synthesized with 250, 180 and 130 m, and 90 nm standard CMOS library. Based on the theoretical and experimental estimation, we analyzed the results such as the amount of hardware resources, delay, and pipelining scheme. We used Sakurais alpha power law for the delay modeling. The proposed MAC showed the superior properties to the standard design in many ways and performance twice as much as the previous research in the similar clock frequency. We expect that the proposed MAC can be adapted to various fields requiring high performance such as the signal processing areas.


Keywords: multiplier-and-accumulator MAC, carry save adder CSA, Booths algorithm MBA


Edition: Volume 5 Issue 4, April 2016,


Pages: 531 - 535


How to Download this Article?

You Need to Register Your Email Address Before You Can Download the Article PDF


How to Cite this Article?

K. V. Vinetha, S. Thirumala Devi, "A New Parallel VLSI Architecture in Real Time by using Microcontroller", International Journal of Science and Research (IJSR), Volume 5 Issue 4, April 2016, pp. 531-535, https://www.ijsr.net/get_abstract.php?paper_id=18021601

Similar Articles with Keyword 'MAC'

Downloads: 43 | Weekly Hits: ⮙2 | Monthly Hits: ⮙2

Masters Thesis, Electronics & Communication Engineering, India, Volume 11 Issue 1, January 2022

Pages: 51 - 62

An Automated Detection and Segmentation of Tumor in Brain MRI using Machine Learning Technique

Priyanka Bharti

Share this Article

Downloads: 1

M.Tech / M.E / PhD Thesis, Electronics & Communication Engineering, India, Volume 3 Issue 6, June 2014

Pages: 1842 - 1847

A Novel Mac Based Congestion Control System for VANET with Adaptive Routing

Mahanthgouda | Sridhara. K

Share this Article
Top