Rate the Article: Design of 256 x 256 bit Vedic Multiplier, IJSR, Call for Papers, Online Journal
International Journal of Science and Research (IJSR)

International Journal of Science and Research (IJSR)
Call for Papers | Fully Refereed | Open Access | Double Blind Peer Reviewed

ISSN: 2319-7064

Downloads: 3 | Views: 431 | Weekly Hits: ⮙1 | Monthly Hits: ⮙1

Student Project | Electronics & Communication Engineering | India | Volume 10 Issue 9, September 2021 | Rating: 4.9 / 10


Design of 256 x 256 bit Vedic Multiplier

Aishwarya K M, Dr. Kiran V


Abstract: Multilplication has turned out to be an important operation in many DSP based applications and processors. The design for an area efficient, high speed and low power circuits are the prime objective for most of the VLSI circuits today. This paper presents a design for the implementation of 256 x 256 vedic multiplier. The design was carried out by designing the vedic multiplier for lower bits and by designing adders required for the design. The design was synthesized and delay was tabulated for varios vedic multipliers. The tool used in achieving this is Vivado.


Keywords: Urdhva Tiryagbhyam, Vedic mathematics, Vedic multiplier, Verilog


Edition: Volume 10 Issue 9, September 2021,


Pages: 122 - 125



Rate this Article


Select Rating (Lowest: 1, Highest: 10)

5

Your Comments (Only high quality comments will be accepted.)

Characters: 0

Your Full Name:


Your Valid Email Address:


Verification Code will appear in 2 Seconds ... Wait

Top