Downloads: 108 | Views: 268
Survey Paper | Electronics & Communication Engineering | India | Volume 3 Issue 11, November 2014 | Popularity: 6.2 / 10
A Survey on Buffered Clock Tree Synthesis for Skew Optimization
Anju Rose Tom, K. Gnana Sheela
Abstract: Buffered clock tree synthesis has become increasingly critical in an attempt to generate a high performance synchronous chip design. Skew optimization includes the satisfaction of slew constraints and signal polarity. Clock tree approach features the clock tree construction stage with the obstacle aware topology generation algorithm, balanced insertion of candidate buffer positions and a fast heuristic buffer insertion algorithm. With an overall view on obstacles to explore the global optimization space, CTS approach effectively overcomes the negative influence on skew which is brought by the obstacles. A look up table was built through NGSPICE simulation to achieve accurate buffer delay and slew which guarantees overall skew optimization. The accuracy of look up table is demonstrated through huge skew reduction. Additionally, wire length of clock routing trees should be minimized in order to reduce system power requirements and deformation of the clock pulses at the synchronizing elements of the system.
Keywords: Clock tree synthesis, Buffer insertion, Skew optimization, Obstacle avoidance
Edition: Volume 3 Issue 11, November 2014
Pages: 659 - 666
Make Sure to Disable the Pop-Up Blocker of Web Browser
Similar Articles
Downloads: 95
Research Paper, Electronics & Communication Engineering, India, Volume 3 Issue 8, August 2014
Pages: 481 - 483Communication of Multi Mobile-Robots Based On ZigBee Network
Taskeen Sultana, Zeenath
Downloads: 110
Research Paper, Electronics & Communication Engineering, India, Volume 3 Issue 10, October 2014
Pages: 484 - 488Interconnect Delay and Power Optimization Using Schmitt Trigger as Alternate Approach to Buffer Insertion
R.S.G.Bhavani, M.Manikumari