International Journal of Science and Research (IJSR)

International Journal of Science and Research (IJSR)
Call for Papers | Fully Refereed | Open Access | Double Blind Peer Reviewed

ISSN: 2319-7064

Downloads: 104 | Views: 207

Research Paper | Electronics & Communication Engineering | India | Volume 3 Issue 10, October 2014 | Rating: 6.1 / 10

Implementation of Low Power Ternary Logic Gates using CMOS Technology

V. T. Gaikwad [3] | Dr. P. R. Deshmukh

Abstract: This paper describes the architecture, design & simulation of ternary logic gates. In a VLSI circuit, approximately 70 percent of the area is devoted to interconnection, 20 percent to insulation, and 10 percent to devices. The binary logic is limited due to interconnect which occupies large area on a VLSI chip. In this work, the designs of ternary-valued logic circuits have been explored over multi-valued logic. The proposed GATES are designed & simulated with the help of Microwind EDA tool. s. These Gates are implemented using C-MOS ternary logic (T-Gates) The new family is based on CMOS technology and is thus open to VLSI implementation. The proposed design is comprised of a set of inverters, NOR gates, and NAND gates. The designed technique used here requires the width and length calculations of the CMOS gates to improve thef the design. The proposed logic can be implemented at its layout side using 45 nm technologies.

Keywords: Ternary, Multi valued logic, CMOS, VLSI

Edition: Volume 3 Issue 10, October 2014,

Pages: 2221 - 2224

How to Download this Article?

Type Your Valid Email Address below to Receive the Article PDF Link

Verification Code will appear in 2 Seconds ... Wait