Downloads: 113 | Views: 159 | Weekly Hits: ⮙1 | Monthly Hits: ⮙1
M.Tech / M.E / PhD Thesis | Electronics & Communication Engineering | India | Volume 6 Issue 8, August 2017
Analysis, Physical Design and Power Optimization Of Block Signal Estimator for Hign Speed Serial Interface
Sachin Revannavar | Dr. H. V. Ravish Aradhya
Abstract: Present day in VLSI world, the way the complexity level of IC technology is advancing day by day, it is very important to have best design methods and power optimization schemes for the PD (Physical Design) along with timing closure and physical verification. Todays complex IC designs require good physical design strategies to ensure its high quality and also to meet the required timing target. There are different methodologies that can be used when designing but the paper concentrates on the Top down based approach. Traditionally Blocks are tested from the top level which was giving low coverage due to lack of flexibility. And also there is a chance of missing some freedom to floor plan the design at the block level.
Keywords: floorplan, placement, CTS, routing, sign off timing and physical verification
Edition: Volume 6 Issue 8, August 2017,
Pages: 916 - 920