ASIC Implementation and Comparison of Diminished-one Modulo 2n+1 Adder
International Journal of Science and Research (IJSR)

International Journal of Science and Research (IJSR)
Call for Papers | Fully Refereed | Open Access | Double Blind Peer Reviewed

ISSN: 2319-7064


Downloads: 109 | Views: 460

Research Paper | Electronics & Communication Engineering | India | Volume 6 Issue 6, June 2017 | Popularity: 6.2 / 10


     

ASIC Implementation and Comparison of Diminished-one Modulo 2n+1 Adder

Raj Kishore Kumar, Vikram Kumar


Abstract: Modulo 2n+1 adder is one of the most common adder which have frequent use in RNS operations that has significant critical path, and often encountered in applications like pseudo-random number generation and cryptography as well. In this paper we have presented various types of diminished-one modulo 2n+1 adder using globular carry selection (GCS) and several parallel prefix adders. The adder has been simulated using verilog HDL codes and mapped this design to the TSMC (90 nm) and calculated the area, power dissipation and time for n= 8, 16, 32 & 64 and shown in the graph that which adder will have better power efficiency and time delay. Area occupied by several bits is presented in the table.


Keywords: RNS, Parallel Prefix Adder, GCS, ASIC


Edition: Volume 6 Issue 6, June 2017


Pages: 2826 - 2832



Please Disable the Pop-Up Blocker of Web Browser

Verification Code will appear in 2 Seconds ... Wait



Text copied to Clipboard!
Raj Kishore Kumar, Vikram Kumar, "ASIC Implementation and Comparison of Diminished-one Modulo 2n+1 Adder", International Journal of Science and Research (IJSR), Volume 6 Issue 6, June 2017, pp. 2826-2832, https://www.ijsr.net/getabstract.php?paperid=ART20172442, DOI: https://www.doi.org/10.21275/ART20172442

Top