Rate the Article: High Speed Advanced Encryption Standard Using Pipelining, IJSR, Call for Papers, Online Journal
International Journal of Science and Research (IJSR)

International Journal of Science and Research (IJSR)
Call for Papers | Fully Refereed | Open Access | Double Blind Peer Reviewed

ISSN: 2319-7064

Downloads: 105 | Views: 638

M.Tech / M.E / PhD Thesis | Electronics & Communication Engineering | India | Volume 3 Issue 11, November 2014 | Rating: 6.2 / 10


High Speed Advanced Encryption Standard Using Pipelining

Mradul Upadhyay, Utsav Malviya


Abstract: In this paper we have proposed high throughput by swapping the AES algorithm internal stages in this proposed work shift row is operated before sub bytes (substitution bytes). In this proposed operation the AES encryption operation will not effect, with this process is streamlines the processes a 4 block of data rather then 16 block. The advantage of this is we can save area. This process repeats for 10 cycles and with the help of this we can encrypt 128 bits data with higher throughput. We have evaluated this performance of higher throughput and hardware area in Xilinxs 12.2 vertex 4 XC4VFX140-11FF1517.


Keywords: Advanced Encryption Standard AES, Register Transfer Logic RTL, Very High Speed Integrated Circuit Hardware Description Language VHDL, Galois field GF, Byte Substitution Sub Byte


Edition: Volume 3 Issue 11, November 2014,


Pages: 779 - 782



Rate this Article


Select Rating (Lowest: 1, Highest: 10)

5

Your Comments (Only high quality comments will be accepted.)

Characters: 0

Your Full Name:


Your Valid Email Address:


Verification Code will appear in 2 Seconds ... Wait

Top