International Journal of Science and Research (IJSR)

International Journal of Science and Research (IJSR)
Call for Papers | Fully Refereed | Open Access | Double Blind Peer Reviewed

ISSN: 2319-7064


Downloads: 116

M.Tech / M.E / PhD Thesis | Electronics & Communication Engineering | India | Volume 4 Issue 10, October 2015


Improved Power Reduction and Aging Mitigation Using Gate Replacement and Voltage Scaling Techniques

Jibi K Kurian | Praveena S Kammath


Abstract: As the VLSI technology and supply/threshold voltage continues scaling down, power consumption and aging are the major problems affecting circuit performance. The aging effect in circuits is due to the Negative Bias Temperature Instability (NBTI) which is a well-known reliability concern for PMOS transistors caused by the negatively biased gate voltages at high temperatures. In the meantime, reducing power consumption and aging optimization remains to be main design goals for almost all circuits. Major power dissipation is contributed by static as well as dynamic power. Static power is mainly deals with leakage power, which can be reduced by Gate replacement algorithms, which is one of the important standby mode internal node control technique. At the same time, aging effects are also optimized by this technique. In the other side, dynamic power consumption can be minimized by adopting multilevel voltage scaling technique. Applying a voltage scaling technique that changes the supply voltage of gates to a lower value in CMOS circuits is an effective way of reducing power consumption. In addition, this proposed method will compare with the existing power reduction techniques. Experimental results show that this method can effectively reduce the static, dynamic power leakages and circuit delay compared to previous techniques.


Keywords: negative bias temperature instability NBTI, gate replacement, aging, voltage scaling


Edition: Volume 4 Issue 10, October 2015,


Pages: 1118 - 1124


How to Download this Article?

You Need to Register Your Email Address Before You Can Download the Article PDF


How to Cite this Article?

Jibi K Kurian, Praveena S Kammath, "Improved Power Reduction and Aging Mitigation Using Gate Replacement and Voltage Scaling Techniques", International Journal of Science and Research (IJSR), Volume 4 Issue 10, October 2015, pp. 1118-1124, https://www.ijsr.net/get_abstract.php?paper_id=SUB158971

Similar Articles with Keyword 'aging'

Downloads: 43 | Weekly Hits: ⮙2 | Monthly Hits: ⮙2

Masters Thesis, Electronics & Communication Engineering, India, Volume 11 Issue 1, January 2022

Pages: 51 - 62

An Automated Detection and Segmentation of Tumor in Brain MRI using Machine Learning Technique

Priyanka Bharti

Share this Article

Downloads: 2 | Weekly Hits: ⮙1 | Monthly Hits: ⮙1

Experimental Result Paper, Electronics & Communication Engineering, India, Volume 12 Issue 6, June 2023

Pages: 1345 - 1350

Smart Home System Using Home Assistant

Mohammed Ibrahim Masood | M. A Nayeem

Share this Article
Top