Downloads: 127
Research Paper | Computer Science & Engineering | India | Volume 4 Issue 3, March 2015
An Efficient Buffer less Rank Based Fault Tolerance Network on Chip System
Abstract: Network-on-chip (NoC) designs are based on a compromise among the most important elements viz. power dissipation, latency and the balance is usually defined at design time. In the research work we have used Efficient Rank Based fault-tolerant deflection routing (FTDR) algorithm to tolerate faults. The research is intended to reduce the router area by avoiding the table based routing path computation. The Efficient Rank Based algorithm has been proposed in the research to reduce the area and the power consumption of the overall Network on Chip. For Rank-Based fault tolerant deflection routing we provide a particular rank to our routers according to our NoC routing path (s). It does not require routing table to update completed path and switching path.
Keywords: NoC, FTDR, Rank Based Algorithm, FTDR-H, Fault Tolerance NoC
Edition: Volume 4 Issue 3, March 2015,
Pages: 190 - 192
Similar Articles with Keyword 'NoC'
Downloads: 98
Research Paper, Biology, India, Volume 4 Issue 8, August 2015
Pages: 1292 - 1299A Combination Study in Some Members of Monocotylidae (Monogenea) in Molecular Phylogeny Employing 28SrRNA along with Geographical Distribution
Fozail Ahmad [2] | D. Singh [7] | P.V. Arya
Downloads: 98
Research Paper, Biology, India, Volume 5 Issue 8, August 2016
Pages: 2013 - 2017