International Journal of Science and Research (IJSR)

International Journal of Science and Research (IJSR)
Call for Papers | Fully Refereed | Open Access | Double Blind Peer Reviewed

ISSN: 2319-7064


Downloads: 126

Research Paper | Electronics & Communication Engineering | India | Volume 4 Issue 7, July 2015


Design of Wallace Tree Multiplier using Adiabatic Logic

Bhushan V. Mude | Prof. R. N. Mandavgane [2] | Prof. A. P. Bagde


Abstract: Wallace Tree Multiplier (WTM) is one of the fastest multiplier used in many data-processing processors to perform fast arithmetic functions. From the structure of the RCWM (Reduced Complexity Wallace Tree Multiplier), it is clear that there is scope for reducing the area and power consumption. This work uses a simple and efficient gate-level modification to significantly reduce the area and power of the WTM. Conventional WALLACE TREE MULTIPLIER (WTM) is still area-consuming due to the CMOS switching structure. The excessive area overhead makes WTM relatively unattractive but this has been circumvented by the use of Adiabatic Logic introduced. The logic operations involved in conventional RCWM (Reduced Complexity Wallace Tree Multiplier) and Wallace Tree Multiplier (WTM) are analyzed to study the data dependence and to identify redundant logic operations. Reduced complexity Wallace multiplier (RCWM) reduced number of half adders used in Standard Wallace Multiplier (SWM) with a slight increase in full adders to reduce the number of gates. Adiabatic Logic eliminated all the redundant logic operations present in the conventional RCWM (Reduced Complexity Wallace Tree Multiplier). Experimental analysis shows that this architecture achieves the three folded advantages in terms of area and power.


Keywords: Wallace tree multiplier, adiabatic logic, tanner tool, 44 multiplier


Edition: Volume 4 Issue 7, July 2015,


Pages: 2387 - 2390


How to Download this Article?

You Need to Register Your Email Address Before You Can Download the Article PDF


How to Cite this Article?

Bhushan V. Mude, Prof. R. N. Mandavgane, Prof. A. P. Bagde, "Design of Wallace Tree Multiplier using Adiabatic Logic", International Journal of Science and Research (IJSR), Volume 4 Issue 7, July 2015, pp. 2387-2390, https://www.ijsr.net/get_abstract.php?paper_id=SUB156483

Similar Articles with Keyword 'adiabatic logic'

Downloads: 105

Research Paper, Electronics & Communication Engineering, India, Volume 5 Issue 4, April 2016

Pages: 2433 - 2438

A Novel Design of Low Power 4:2 Compressor using Adiabatic Logic

Shaswat Singh Bhardwaj | Vishal Moyal [2]

Share this Article

Downloads: 107

M.Tech / M.E / PhD Thesis, Electronics & Communication Engineering, India, Volume 4 Issue 5, May 2015

Pages: 1409 - 1413

Design and Analysis of Asynchronous 16*16 Adiabatic Vedic Multiplier Using ECRL and EEAL Logic

C. S. Harmya Sreeja | N. Sri Krishna Yadav

Share this Article
Top