International Journal of Science and Research (IJSR)

International Journal of Science and Research (IJSR)
Call for Papers | Fully Refereed | Open Access | Double Blind Peer Reviewed

ISSN: 2319-7064


Downloads: 111

Research Paper | Electronics & Communication Engineering | India | Volume 4 Issue 7, July 2015


Low Power PLL with Time Shift Circuit Using Parallel PFD Configuration

Dr. Manish Sharma [2] | Asma Chishti


Abstract: In this work a low noise power efficient parallel-PFD PLL is proposed. Parallel circuit configuration improves the SNR of the circuit. The proposed circuit includes delay circuit with 8/9 frequency divider and a 3 stage VCO. For reducing more noise time shifted circuit by using VCO is proposed. The proposed design is simulated using Tanner EDA in 180nm technology. In terms of power consumption, band phase noise the new current comparison domino offers significant improvement compared to existing system


Keywords: PLL, PFD, DMP


Edition: Volume 4 Issue 7, July 2015,


Pages: 1144 - 1146


How to Download this Article?

You Need to Register Your Email Address Before You Can Download the Article PDF


How to Cite this Article?

Dr. Manish Sharma, Asma Chishti, "Low Power PLL with Time Shift Circuit Using Parallel PFD Configuration", International Journal of Science and Research (IJSR), Volume 4 Issue 7, July 2015, pp. 1144-1146, https://www.ijsr.net/get_abstract.php?paper_id=SUB156205

Similar Articles with Keyword 'PLL'

Downloads: 107

Research Paper, Electronics & Communication Engineering, India, Volume 3 Issue 6, June 2014

Pages: 847 - 850

Speed Analysis of Body Biased TSPC and ETSCPC Flip Flops

Nemitha B [2] | Pradeep Kumar B. P [2]

Share this Article

Downloads: 113

Research Paper, Electronics & Communication Engineering, India, Volume 4 Issue 9, September 2015

Pages: 1799 - 1802

Single Phase Clock Distribution using Low Power VLSI Technology

Krishna Naik Dungavath | Dr V. Vijayalakshmi

Share this Article
Top