International Journal of Science and Research (IJSR)

International Journal of Science and Research (IJSR)
Call for Papers | Fully Refereed | Open Access | Double Blind Peer Reviewed

ISSN: 2319-7064


Downloads: 114

Research Paper | Electronics & Communication Engineering | India | Volume 4 Issue 6, June 2015


A Hierarchical Design of 32-bit Vedic Multiplier

Arpita S. Likhitkar | M. N. Thakare | S. R. Vaidya [2]


Abstract: Many processor devotes a considerable amount of processing time in performing arithmetic operations particularly multiplication operations therefore high-speed multiplier is much desired. There are various methods of multiplication in Vedic mathe-matics, Urdhva tiryagbhyam, being a general multiplication formula is equally applicable to all cases of multiplication. This is more efficient in the multiplication of large numbers with respect to speed and area. In that we will see the different types of multiplier that will be generated using a Vedic Mathematics. In that we will proposed a 4-bit binary multiplier using this sutra. A new 4-bit adder is proposed which when used in multiplier,. Also we proposed 8-bit adder, 16 bit adder & 32 bit adder using this adder we proposed an 8-bit multiplier, 16 bit multiplier & 32 bit multiplier using a Vedic Mathematics (Urdhva Tiryagbhyam sutra) for generating the partial products. Also this paper proposed the design of high speed Vedic Multiplier using the techniques of Ancient Indian Vedic Mathematics.


Keywords: VLSI, Urdhva Tiryagbhyam sutra, Adder, Multiplier


Edition: Volume 4 Issue 6, June 2015,


Pages: 1321 - 1324


How to Download this Article?

You Need to Register Your Email Address Before You Can Download the Article PDF


How to Cite this Article?

Arpita S. Likhitkar, M. N. Thakare, S. R. Vaidya, "A Hierarchical Design of 32-bit Vedic Multiplier", International Journal of Science and Research (IJSR), Volume 4 Issue 6, June 2015, pp. 1321-1324, https://www.ijsr.net/get_abstract.php?paper_id=SUB155553

Similar Articles with Keyword 'VLSI'

Downloads: 1 | Weekly Hits: ⮙1 | Monthly Hits: ⮙1

Research Paper, Electronics & Communication Engineering, India, Volume 12 Issue 10, October 2023

Pages: 1195 - 1198

Streamlining VLSI Physical Design Engineering with SART: An Automated Tool for Data Extraction and Report Generation

Mamidi Vidhyasagar

Share this Article

Downloads: 2 | Weekly Hits: ⮙1 | Monthly Hits: ⮙1

Student Project, Electronics & Communication Engineering, India, Volume 10 Issue 9, September 2021

Pages: 122 - 125

Design of 256 x 256 bit Vedic Multiplier

Aishwarya K M | Dr. Kiran V [4]

Share this Article
Top