Downloads: 110
Review Papers | Electronics & Communication Engineering | India | Volume 4 Issue 6, June 2015
A Review: Design and Simulation of Binary Floating Point Multiplier Using VHDL
Ujjwala V. Chaudhari | Prof A. P. Dhande
Abstract: Most of the DSP applications need floating point numbers multiplication. The possible ways to represent real numbers in binary format floating point numbers are, the IEEE 754 standard represents two floating point formats, Binary interchange format and Decimal interchange format. To improve speed multiplication of mantissa is done using specific multiplier replacing Carry Save Multiplier. To give more precision, rounding is not implemented for mantissa multiplication. The binary floating point multiplier is plane to do implemented using VHDL and it is simulated and synthesized by using ModelSim and Xilinx ISE software respectively. The result so got will be compare with the previous work done. Floating point multiplication is important in many commercial applications including financial analysis, banking, tax calculation, currency conversion, insurance, and accounting.
Keywords: floating point, ModelSim, Xilinx ISE, Binary interchange format, Decimal interchange format
Edition: Volume 4 Issue 6, June 2015,
Pages: 169 - 171
Similar Articles with Keyword 'floating point'
Downloads: 105
Review Papers, Electronics & Communication Engineering, India, Volume 3 Issue 7, July 2014
Pages: 1378 - 1381Design and Analysis of Double Precision Floating Point Division Operator Based on CORDIC Algorithm
Chetan Dudhagave | Hari Krishna Moorthy [2]
Downloads: 110
Review Papers, Electronics & Communication Engineering, India, Volume 4 Issue 3, March 2015
Pages: 1847 - 1851Review on Floating Point Adder and Converter Units Using VHDL
Abhishek Kumar [14] | Mayur S. Dhait [2]