International Journal of Science and Research (IJSR)

International Journal of Science and Research (IJSR)
Call for Papers | Fully Refereed | Open Access | Double Blind Peer Reviewed

ISSN: 2319-7064


Downloads: 99

Research Paper | Electronics & Communication Engineering | India | Volume 4 Issue 5, May 2015


FIR Interpolation Filter for Multi-Standard Digital Up Converter Using FPGA

Chaithra M. R. | Yashwanth N


Abstract: This paper proposes an implementation of pulse shaping FIR interpolation filter for digital up converter. The designing of root raised cosine FIR filter for multistandard DUC for different standards is reduces the multiplications and additions per input samples and reduction in the power consumption has also been achieved. The 2-bit binary common sub-expression (BCS) elimination method is used to design the multipliers so that the delay can be minimized with increased speed and power performance parameters. The design could be validated for a standard wireless communication technology with specific incoming bit streams. The proposed design could be implemented using RTL Code and functional correctness is verified using a sophisticated Modelsim/ISIM Simulator tool.


Keywords: Digital Up Converter, Software defined radio SDR, Reconfigurable, Binary common sub-expression BCS


Edition: Volume 4 Issue 5, May 2015,


Pages: 3033 - 3036


How to Download this Article?

You Need to Register Your Email Address Before You Can Download the Article PDF


How to Cite this Article?

Chaithra M. R., Yashwanth N, "FIR Interpolation Filter for Multi-Standard Digital Up Converter Using FPGA", International Journal of Science and Research (IJSR), Volume 4 Issue 5, May 2015, pp. 3033-3036, https://www.ijsr.net/get_abstract.php?paper_id=SUB155003

Similar Articles with Keyword 'Reconfigurable'

Downloads: 55 | Weekly Hits: ⮙1 | Monthly Hits: ⮙1

Research Paper, Electronics & Communication Engineering, India, Volume 10 Issue 3, March 2021

Pages: 143 - 150

VLSI Architecture Design and Implementation of CANNY Edge Detection Subsystem

Ragi R G | Jayaraj U Kidav | Roshith K

Share this Article

Downloads: 98

Research Paper, Electronics & Communication Engineering, India, Volume 4 Issue 11, November 2015

Pages: 2397 - 2400

Design a Uplink-Downlink Reconfigurable Patch Antenna for Modern Space Application

Naman Mehrotra | Dr. K. M. Singh | Shashibhushan Sharma

Share this Article
Top