International Journal of Science and Research (IJSR)

International Journal of Science and Research (IJSR)
Call for Papers | Fully Refereed | Open Access | Double Blind Peer Reviewed

ISSN: 2319-7064


Downloads: 113 | Weekly Hits: ⮙1 | Monthly Hits: ⮙1

Survey Paper | Electronics & Communication Engineering | India | Volume 4 Issue 3, March 2015


A Survey on Implementation of Random Number Generator in FPGA

Pallavi Bhaskar | Prof. P. D. Gawande


Abstract: A pseudo random number generator (PRNG), also known as a deterministic random bit generator (DRBG), is an algorithm for generating a sequence of random numbers. This paper presents an implementation of pseudo random number generator. The design has been specified in VHDL and is implemented on altera FPGA device. It is based on the Residue Number System (RNS), which gives us the way to design a very fast circuit. This paper presents design and implementation of a pseudo-random number generator based on Blum Blum Shub, XOR Shift, Fibonacci series and Galois LFSR methods. We will demonstrate that how the introduction of application specificity in the architecture can deliver huge performance in terms of area and speed. The design will specify in VHDL and will analyze on altera FPGA parameter. Which will give us higher throughput and also the parameter like area, propagation delay and power requirement.


Keywords: Blum Blum Shub method, Fibonacci series method, Galois LFSR method, VHDL, XOR Shift


Edition: Volume 4 Issue 3, March 2015,


Pages: 1590 - 1592


How to Download this Article?

You Need to Register Your Email Address Before You Can Download the Article PDF


How to Cite this Article?

Pallavi Bhaskar, Prof. P. D. Gawande, "A Survey on Implementation of Random Number Generator in FPGA", International Journal of Science and Research (IJSR), Volume 4 Issue 3, March 2015, pp. 1590-1592, https://www.ijsr.net/get_abstract.php?paper_id=SUB152333

Similar Articles with Keyword 'VHDL'

Downloads: 136

Research Paper, Electronics & Communication Engineering, India, Volume 5 Issue 11, November 2016

Pages: 422 - 426

An Segmentation Under Connected Components Based on Watershed Algorithm Using FPGA Processor

R. Kiruthikaa [3] | S. Salaiselvapathy

Share this Article

Downloads: 2 | Weekly Hits: ⮙2 | Monthly Hits: ⮙2

Masters Thesis, Electronics & Communication Engineering, India, Volume 11 Issue 7, July 2022

Pages: 575 - 578

An FPGA-Based Implementation of Emotion Recognition Using EEG Signals

Sonia Stanley Louis | Dr. Mahantesh K.

Share this Article
Top