Downloads: 131
Research Paper | Electronics & Communication Engineering | India | Volume 7 Issue 4, April 2018
A Dynamic Threshold MOS Logic Based Low Power 8-Bit Pipe Line ADC for Wireless Communications
G. M. Anitha Priyadarshini | Dr. G. A. E. Sathish Kumar
Abstract: The Most necessary units in wireless communication applications, Broadband transceivers are. Low power and high performance data converters. Therefore the data converters must have less power dissipation, high sampling rate, and resolution. This paper presents a design with low power and high conversion rate Pipe line architecture ADC. The major sub circuits in this design are subtractor, residue amplifier and comparator. These three devices are developed by using Operational. The designed ADC consists of 8 single bit ADCs, i. e each stage having 1-bit resolution, which are designed by using Cadence virtuoso with 180nm technology. The Pipeline architecture and Op amp works with 1.8V supply voltage, and the power dissipation is 11mw
Keywords: ADC, Low power, residue amplifier
Edition: Volume 7 Issue 4, April 2018,
Pages: 670 - 673
Similar Articles with Keyword 'ADC'
Downloads: 3 | Weekly Hits: ⮙1 | Monthly Hits: ⮙1
Review Papers, Electronics & Communication Engineering, India, Volume 11 Issue 4, April 2022
Pages: 516 - 519Review for Design Considerations of SAR ADC in CMOS 32 NM Technology
Monu Thool | Dr. Girish D. Korde | Prof. Anant W. Hinganikar
Downloads: 97
Case Studies, Electronics & Communication Engineering, India, Volume 4 Issue 9, September 2015
Pages: 1672 - 1675The Design of Multi Bit Quantizer Sigma-Delta Modulator Analog to Digital Converter
J. Snehalatha