International Journal of Science and Research (IJSR)

International Journal of Science and Research (IJSR)
Call for Papers | Fully Refereed | Open Access | Double Blind Peer Reviewed

ISSN: 2319-7064


Downloads: 116

Research Paper | Electronics & Communication Engineering | India | Volume 6 Issue 7, July 2017


Efficient Design of 1- bit Low Power Full Adder using GDI Technique

Deepika Shukla | S.R.P Sinha [2]


Abstract: The two important issues in designing of analog circuits are area and power which can be controlled by various parameters. Addition is one of the important mathematical operations which serve as a building block. A low power full adder is the important circuit in the designing of other large circuits. In this paper, three low power full adders are designed using basic gate OR, AND, XOR and XNOR. These gates are designed by using GDI technique. When the number of transistors are decreased then the power consumption and area is reduced. GDI is a new technique for low power digital circuits. This techniques reduce the power consumption, propagation delay and transistor count of digital circuits. The adder cell consists of XOR and XNOR gates. The performance of different adder is compared in respect of various parameters. From results, its cleared that the due to less transistor count the power consumption and area is reduced DSCH and MICROWIND tool is used for the circuit design and simulation of it.


Keywords: Low power adder, Gate diffusion technique, full adder, VLSI


Edition: Volume 6 Issue 7, July 2017,


Pages: 2073 - 2080


How to Download this Article?

You Need to Register Your Email Address Before You Can Download the Article PDF


How to Cite this Article?

Deepika Shukla, S.R.P Sinha, "Efficient Design of 1- bit Low Power Full Adder using GDI Technique", International Journal of Science and Research (IJSR), Volume 6 Issue 7, July 2017, pp. 2073-2080, https://www.ijsr.net/get_abstract.php?paper_id=ART20175733

Similar Articles with Keyword 'Low power adder'

Downloads: 107

Research Proposals or Synopsis, Electronics & Communication Engineering, India, Volume 4 Issue 5, May 2015

Pages: 2277 - 2280

An Improved Feedthrough Logic for Low Power and High Speed Arithmetic Circuits

Avinash Singh [4] | Dr. Subodh Wairya

Share this Article

Downloads: 127

Research Paper, Electronics & Communication Engineering, India, Volume 3 Issue 7, July 2014

Pages: 199 - 201

Design of Modified Parallel Prefix Knowles Adder

Pawan Kumar [34] | Jasbir Kaur

Share this Article
Top