International Journal of Science and Research (IJSR)

International Journal of Science and Research (IJSR)
Call for Papers | Fully Refereed | Open Access | Double Blind Peer Reviewed

ISSN: 2319-7064


Downloads: 125 | Weekly Hits: ⮙2 | Monthly Hits: ⮙2

Research Paper | Electronics & Communication Engineering | India | Volume 6 Issue 6, June 2017


Minimization of Leakage Current of 6T SRAM using Optimal Technology

Sumit Kumar Srivastava | Amit Kumar [66]


Abstract: Leakage components is very important for estimation and reduction of leakage current, especially for low power applications. This provides the motivation to explore the design of low leakage SRAM cells. High leakage currents in deep submicron regimes are becoming a major contributor to total power dissipation of CMOS circuits as the threshold voltage, channel length and gate oxide thickness are scaled. Memory leakage suppression is critically important for the success of power-efficient designs, especially for ultra- low power applications. As the channel length of the MOSFET reduces, the leakage current in the SRAM increases. One method is to reduce the standby supply voltage (VDD) to its limit, which is the Data retention voltage (DRV), leakage power can be substantially reduced. Also, lower operating voltage will lower the stability of SRAM cell. Two schemes are employed, one in which the supply voltage is reduced and the other in which the ground potential is increased. Microwind Simulations are performed with 65nm and 120nm CMOS technology process file and the leakage currents of all the cells And analysis of read speed of 6T SRAM cell are measured and compared. Simulation results revealed that there is a significant reduction in leakage current for this proposed cell with the SVL circuit reducing the supply voltage.


Keywords: CMOS Gate leakage current, Sub-threshold current, Voltage level switch, SRAM, Stand-by power


Edition: Volume 6 Issue 6, June 2017,


Pages: 1751 - 1756


How to Download this Article?

You Need to Register Your Email Address Before You Can Download the Article PDF


How to Cite this Article?

Sumit Kumar Srivastava, Amit Kumar, "Minimization of Leakage Current of 6T SRAM using Optimal Technology", International Journal of Science and Research (IJSR), Volume 6 Issue 6, June 2017, pp. 1751-1756, https://www.ijsr.net/get_abstract.php?paper_id=ART20174638

Similar Articles with Keyword 'SRAM'

Downloads: 101

Research Paper, Electronics & Communication Engineering, India, Volume 4 Issue 8, August 2015

Pages: 1597 - 1602

Design Of 7T SRAM Cell Using Self-Controllable Voltage Level Circuit to Achieve Low Power

Vema Vishnu Priya | G.Ramesh

Share this Article

Downloads: 105 | Weekly Hits: ⮙1 | Monthly Hits: ⮙1

Case Studies, Electronics & Communication Engineering, India, Volume 4 Issue 2, February 2015

Pages: 1862 - 1867

FPGA Based Architecture for High Performance SRAM Based TCAM for Search Operations

Lekshmipriya S. | Suby Varghese [2]

Share this Article
Top