International Journal of Science and Research (IJSR)

International Journal of Science and Research (IJSR)
Call for Papers | Fully Refereed | Open Access | Double Blind Peer Reviewed

ISSN: 2319-7064


Downloads: 119

Research Paper | Electronics & Communication Engineering | India | Volume 6 Issue 4, April 2017


Low-Power and High?Performance Design Techniques for CMOS 4-bit ALU by using CPL, DPL, DVL

Jagruty Naik


Abstract: High-performance adder, subtractor and multiplier are one of the most fundamental components of ALU. This paper describes low-power, high performance design techniques such as:CPL, DPL, DVL for implementing adder, subtractor and multiplier circuit for achieving improved performance per watt or energy efficiency as well as silicon area efficiency. By considering all these aspect Dual value logic (DVL) is found to be the most energy efficient, high performance design technique which consumes low power, while the Double pass transistor logic (DPL) is shown to improve circuit performance at low supply voltage and Complementary pass-transistor logic (CPL) consume less chip area. By combining these techniques, the addition and subtraction time of a cmos ALU test chip is fabricated in 180 nm using cadence spectra simulator. These circuit design techniques and is capable of an simulation time of 1000ns at a supply voltage of 1.8v.


Keywords: CPL, DPL, DVL, CMOS, figures of merit


Edition: Volume 6 Issue 4, April 2017,


Pages: 1915 - 1919


How to Download this Article?

You Need to Register Your Email Address Before You Can Download the Article PDF


How to Cite this Article?

Jagruty Naik, "Low-Power and High?Performance Design Techniques for CMOS 4-bit ALU by using CPL, DPL, DVL", International Journal of Science and Research (IJSR), Volume 6 Issue 4, April 2017, pp. 1915-1919, https://www.ijsr.net/get_abstract.php?paper_id=ART20172783

Similar Articles with Keyword 'CPL'

Downloads: 107

Research Paper, Electronics & Communication Engineering, India, Volume 3 Issue 9, September 2014

Pages: 2276 - 2280

Implementation and Comparison of Tree Multiplier using Different Circuit Techniques

Subhag Yadav | Vipul Bhatnagar

Share this Article

Downloads: 107

Research Paper, Electronics & Communication Engineering, India, Volume 3 Issue 9, September 2014

Pages: 943 - 949

Design and Analysis of CMOS Multipliers at 180nm and 350nm

Jagmeet Singh | Hardeep Singh [3]

Share this Article
Top