International Journal of Science and Research (IJSR)

International Journal of Science and Research (IJSR)
Call for Papers | Fully Refereed | Open Access | Double Blind Peer Reviewed

ISSN: 2319-7064


Downloads: 119

M.Tech / M.E / PhD Thesis | Electronics & Communication Engineering | India | Volume 4 Issue 8, August 2015


Design of E2 Framer and Deframer

C. Sudhakar | Sri M. Madhu Babu


Abstract: This paper describes the design and implementation of E1 frame and generating E2 frame multiplexing of 4 E1 Frames, as well as degenerating E1 frame from E2 frame. The design is implemented using Verilog HDL, functionally validated by simulation, carried out RTL and synthesized to get resource utilization and implemented on an FPGA for functionality verification, using Quartus II and Cyclone IV E FPGA family. The designed framer can be used for generation and analysis of E1 frame that has a data rate of 2.048 Mbps and E2 frame that has a data rate of 8.448 Mbps.


Keywords: E1 frame, CRC, clock divider, E2 frame, STM-1


Edition: Volume 4 Issue 8, August 2015,


Pages: 1846 - 1849


How to Download this Article?

You Need to Register Your Email Address Before You Can Download the Article PDF


How to Cite this Article?

C. Sudhakar, Sri M. Madhu Babu, "Design of E2 Framer and Deframer", International Journal of Science and Research (IJSR), Volume 4 Issue 8, August 2015, pp. 1846-1849, https://www.ijsr.net/get_abstract.php?paper_id=22081503

Similar Articles with Keyword 'CRC'

Downloads: 120

Survey Paper, Electronics & Communication Engineering, India, Volume 2 Issue 4, April 2013

Pages: 218 - 220

A Survey of HDLC Controllers

S. D. Samudra | S. P. Gaikwad [2]

Share this Article

Downloads: 129

M.Tech / M.E / PhD Thesis, Electronics & Communication Engineering, India, Volume 6 Issue 5, May 2017

Pages: 713 - 716

Cepstrum to Abate Noise in OFDM Symbols

Reshma Rajendran | Ann Nita Netto [4]

Share this Article
Top