International Journal of Science and Research (IJSR)

International Journal of Science and Research (IJSR)
Call for Papers | Fully Refereed | Open Access | Double Blind Peer Reviewed

ISSN: 2319-7064


Downloads: 107

Research Paper | Electronics & Communication Engineering | India | Volume 3 Issue 6, June 2014


Speed Analysis of Body Biased TSPC and ETSCPC Flip Flops

Nemitha B [2] | Pradeep Kumar B. P [2]


Abstract: In this paper the Performance of body biased True Single Phase Clock (BBTSPC) and body biased Extended True Single Phase Clock (BBETSPC) are investigated. The delay of BBTSPC and BBETSPC are analyzed; simulated and compared with the existing TSPC and ETSPC. A high speed divide-by-2/3 unit of prescaler with the body biased is proposed and validated that this prescaler can operate with higher frequency of 4 GHz stably on a 180 nm technology. This prescaler with the body bias design can be widely used in Communication data analysis probe systems.


Keywords: CMOS integrated circuit, D ip-op DFF, frequency divider, frequency synthesizer, high-speed digital circuit, phase-locked loops PLLs, true single-phase clock TSPC


Edition: Volume 3 Issue 6, June 2014,


Pages: 847 - 850


How to Download this Article?

You Need to Register Your Email Address Before You Can Download the Article PDF


How to Cite this Article?

Nemitha B, Pradeep Kumar B. P, "Speed Analysis of Body Biased TSPC and ETSCPC Flip Flops", International Journal of Science and Research (IJSR), Volume 3 Issue 6, June 2014, pp. 847-850, https://www.ijsr.net/get_abstract.php?paper_id=2014316

Similar Articles with Keyword 'frequency divider'

Downloads: 111

Research Paper, Electronics & Communication Engineering, India, Volume 4 Issue 7, July 2015

Pages: 1144 - 1146

Low Power PLL with Time Shift Circuit Using Parallel PFD Configuration

Dr. Manish Sharma [2] | Asma Chishti

Share this Article

Downloads: 115

Research Paper, Electronics & Communication Engineering, India, Volume 4 Issue 4, April 2015

Pages: 1338 - 1340

A Review of Phase Lock Loop Techniques used in Communication Engineering

Piyush Kumar Singh | Bhagwat Kakde [2]

Share this Article
Top