Downloads: 2 | Views: 15 | Weekly Hits: ⮙2 | Monthly Hits: ⮙2
Research Paper | Electronics & Communication Engineering | India | Volume 12 Issue 3, March 2023
Leakage Power Reduction Techniques for Low Process Technology VLSI Design Circuits
Abstract: In VLSI based applications; specifications such as area, delay and power dissipation are taken in to account. In all the power dissipation plays important role. Power consumption reduces the battery life. In process technology is decreasing, in which the channel length is reduced leakage power increases. When the process technology is reducing leakage power becomes dominate. Leakage power is reduced considerably by using few techniques. We use LECTOR, LCNT and STACK ONOFIC techniques to reduce leakage power in VLSI design circuits such as inverter, NAND, NOR, MUX. For simulation EDA Tanner tool is used with 250nm technology.
Keywords: LECTOR, LCNT, PMOS, NMOS, Leakage power
Edition: Volume 12 Issue 3, March 2023,
Pages: 721 - 723
Similar Articles with Keyword 'LECTOR'
Downloads: 106
Research Paper, Electronics & Communication Engineering, India, Volume 3 Issue 7, July 2014
Pages: 1104 - 1108Power Reduction Approach in Combinational Circuit (Half and Full Subtractor)
Navendra Rawat | Rakesh Jain [6]
Downloads: 106
M.Tech / M.E / PhD Thesis, Electronics & Communication Engineering, India, Volume 5 Issue 8, August 2016
Pages: 1674 - 1676An Automatic Ballot Mechanism for Electoral Purpose
Thampula Kartheek | B. Naveen Kumar