International Journal of Science and Research (IJSR)

International Journal of Science and Research (IJSR)
Call for Papers | Open Access | Double Blind Peer Reviewed

ISSN: 2319-7064




Downloads: 2 | Views: 15 | Weekly Hits: ⮙2 | Monthly Hits: ⮙2

Research Paper | Electronics & Communication Engineering | India | Volume 12 Issue 3, March 2023


Leakage Power Reduction Techniques for Low Process Technology VLSI Design Circuits

Kishor Kanaparthi [2]


Abstract: In VLSI based applications; specifications such as area, delay and power dissipation are taken in to account. In all the power dissipation plays important role. Power consumption reduces the battery life. In process technology is decreasing, in which the channel length is reduced leakage power increases. When the process technology is reducing leakage power becomes dominate. Leakage power is reduced considerably by using few techniques. We use LECTOR, LCNT and STACK ONOFIC techniques to reduce leakage power in VLSI design circuits such as inverter, NAND, NOR, MUX. For simulation EDA Tanner tool is used with 250nm technology.


Keywords: LECTOR, LCNT, PMOS, NMOS, Leakage power


Edition: Volume 12 Issue 3, March 2023,


Pages: 721 - 723


How to Download this Article?

Type Your Email Address below to Download the Article PDF


How to Cite this Article?

Kishor Kanaparthi, "Leakage Power Reduction Techniques for Low Process Technology VLSI Design Circuits", International Journal of Science and Research (IJSR), Volume 12 Issue 3, March 2023, pp. 721-723, https://www.ijsr.net/get_abstract.php?paper_id=SR23313050557



Similar Articles with Keyword 'LECTOR'

Downloads: 106

Research Paper, Electronics & Communication Engineering, India, Volume 3 Issue 7, July 2014

Pages: 1104 - 1108

Power Reduction Approach in Combinational Circuit (Half and Full Subtractor)

Navendra Rawat | Rakesh Jain [6]

Share this Article

Downloads: 106

M.Tech / M.E / PhD Thesis, Electronics & Communication Engineering, India, Volume 5 Issue 8, August 2016

Pages: 1674 - 1676

An Automatic Ballot Mechanism for Electoral Purpose

Thampula Kartheek | B. Naveen Kumar

Share this Article



Top