Renovated 32 Bit ALU Using Hybrid Techniques
International Journal of Science and Research (IJSR)

International Journal of Science and Research (IJSR)
www.ijsr.net | Open Access | Fully Refereed | Peer Reviewed International Journal

ISSN: 2319-7064

Masters Thesis | Electronics & Communication Engineering | India | Volume 9 Issue 12, December 2020

Renovated 32 Bit ALU Using Hybrid Techniques

Manju Davis, Uma N

In this modern world to increasing the demand for enhancing the ability of processors, is a challenging one. The most preferred module of a CPU is ALU which executes the mathematical and digital transactions. This multi-roled ALU circuit can conditionally perform various functions depending on control inputs. In this project, by using Efficient Vedic mathematics and refurbished approximate adder to form a 32 bit Efficient ALU. The major target of this works is to get Efficient ALU by reducing the area, power, and delay. So here used unique and earliest techniques of Vedic mathematics and which is also modified and to form Efficient Vedic multiplier. This efficient Vedic multiplier eliminates the unwanted steps and remaining procedures used by CSA. It reduces the hardware complexity of speed and area, it leads to decreasing the propagation delay in the chip. Approximate carry look-head adder contributes better delay and power reduction compared to other approximate adders. Delay, power, area of this proposed method of paper calculated by using Xilinx 14.7

Keywords: ALU-Arithmetic And Logic, CSA-Carry Select Adder, Vedic mathematics-Urdhva tiryakbhyam sutra

Edition: Volume 9 Issue 12, December 2020

Pages: 1042 - 1046

Share this Article

How to Cite this Article?

Manju Davis, Uma N, "Renovated 32 Bit ALU Using Hybrid Techniques", International Journal of Science and Research (IJSR), https://www.ijsr.net/search_index_results_paperid.php?id=SR201202105116, Volume 9 Issue 12, December 2020, 1042 - 1046

57 PDF Views | 42 PDF Downloads

Download Article PDF



Top